# INTEGRATED CIRCUITS



File under Integrated Circuits, IC04

January 1995



### INTRODUCTION

These specifications cover the common electrical characteristics of the entire HE4000B family, unless otherwise specified in the individual device data sheet.

The LOCMOS HE4000B family devices will operate over a recommended  $V_{DD}$  power supply range of 3 to 15 V, as referenced to  $V_{SS}$  (usually ground). Parametric limits are guaranteed for  $V_{DD}$  of 5, 10 and 15 V. Because of the wide operating voltage, power supply regulation is less critical than with other types of logic. The lower limit of the supply voltage is 3 V, or as determined by required system speed and/or noise immunity or interface to other logic. The recommended upper limit is 15 V or as determined by power dissipation constraints or interface to other logic. Unused inputs must be connected to  $V_{DD}$ ,  $V_{SS}$  or another input. Inputs and outputs are protected against electrostatic effects in a wide variety of device-handling situations. However, to be totally safe, it is desirable to take handling precautions into account.

### RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| SYMBOL           | PARAMETER                           | CONDITIONS                        | MIN.        | TYP.         | MAX.                  | UNIT |
|------------------|-------------------------------------|-----------------------------------|-------------|--------------|-----------------------|------|
| V <sub>DD</sub>  | Supply voltage                      |                                   | -0.5        | -            | +18                   | V    |
| VI               | Voltage on any input                |                                   | -0.5        | -            | V <sub>DD</sub> + 0.5 | V    |
| ±I               | DC current into any input or output |                                   | -           | -            | 10                    | mA   |
| P <sub>tot</sub> | Power dissipation per package       |                                   |             |              |                       |      |
|                  | HEF (plastic and ceramic DIL)       | $T_{amb} = -40$ to +70 °C         |             |              | 750                   | mW   |
|                  |                                     | T <sub>amb</sub> = +70 to +85 °C  | derate line | early with 2 | 12 mW/K               |      |
|                  | HEF (plastic SO mini-pack)          | $T_{amb} = -40$ to +70 °C         |             |              | 500                   | mW   |
|                  |                                     | T <sub>amb</sub> = +70 to +85 °C  | derate line | early with 8 | 3 mW/K                |      |
|                  | HEC (ceramic DIL)                   | T <sub>amb</sub> = -55 to +70 °C  |             |              | 500                   | mW   |
|                  |                                     | T <sub>amb</sub> = +70 to +125 °C | derate line | early with 8 | 3 mW/K                |      |
| Р                | Power dissipation per output        |                                   | -           | -            | 100                   | mW   |
| T <sub>stg</sub> | Storage temperature                 |                                   | -65         | -            | +150                  | °C   |
| T <sub>amb</sub> | Operating ambient temperature (HEF) |                                   | -40         | -            | +85                   | °C   |
| T <sub>amb</sub> | Operating ambient temperature (HEC) |                                   | -55         | _            | +125                  | °C   |

### DC CHARACTERISTICS FOR HEF

 $V_{SS}$  = 0 V; for all devices unless otherwise specified.

|                 | PARAMETER                |                        |       |      | T <sub>aml</sub> |      |       |      |      |                                                                       |  |
|-----------------|--------------------------|------------------------|-------|------|------------------|------|-------|------|------|-----------------------------------------------------------------------|--|
| SYMBOL          |                          | V <sub>DD</sub><br>(V) | -40   |      | +25              |      | +85   |      | UNIT | CONDITIONS                                                            |  |
|                 |                          |                        | MIN.  | MAX. | MIN.             | MAX. | MIN.  | MAX. |      |                                                                       |  |
| I <sub>DD</sub> | Quiescent device current |                        | •     | •    |                  | •    |       | •    | •    |                                                                       |  |
|                 | gates                    | 5                      | -     | 1.0  | -                | 1.0  | _     | 7.5  | μA   | all valid input combinations;                                         |  |
|                 |                          | 10                     | -     | 2.0  | -                | 2.0  | -     | 15.0 |      | $V_{I} = V_{SS} \text{ or } V_{DD}; I_{O} = 0$                        |  |
|                 |                          | 15                     | -     | 4.0  | -                | 4.0  | _     | 30.0 |      |                                                                       |  |
|                 | buffers, flip-flops      | 5                      | -     | 4.0  | -                | 4.0  | _     | 30   | μA   |                                                                       |  |
|                 |                          | 10                     | -     | 8.0  | -                | 8.0  | -     | 60   |      |                                                                       |  |
|                 |                          | 15                     | -     | 16.0 | -                | 16.0 | _     | 120  |      |                                                                       |  |
|                 | MSI                      | 5                      | -     | 20   | -                | 20   | _     | 150  | μA   |                                                                       |  |
|                 |                          | 10                     | -     | 40   | -                | 40   | -     | 300  |      |                                                                       |  |
|                 |                          | 15                     | -     | 80   | -                | 80   | _     | 600  |      |                                                                       |  |
|                 | LSI                      | 5                      | -     | 50   | -                | 50   | -     | 375  | μA   |                                                                       |  |
|                 |                          | 10                     | -     | 100  | -                | 100  | _     | 750  |      |                                                                       |  |
|                 |                          | 15                     | -     | 200  | -                | 200  | _     | 1500 |      |                                                                       |  |
| V <sub>OL</sub> | Output voltage LOW       | 5                      | -     | 0.05 | -                | 0.05 | -     | 0.05 | V    | $V_{I} = V_{SS} \text{ or } V_{DD};  I_{O}  < 1 \ \mu A$              |  |
|                 |                          | 10                     | -     | 0.05 | -                | 0.05 | -     | 0.05 |      |                                                                       |  |
|                 |                          | 15                     | -     | 0.05 | -                | 0.05 | _     | 0.05 |      |                                                                       |  |
| V <sub>OH</sub> | Output voltage HIGH      | 5                      | 4.95  | -    | 4.95             | -    | 4.95  | -    | V    | $V_{I} = V_{SS} \text{ or } V_{DD};  I_{O}  < 1 \ \mu A$              |  |
|                 |                          | 10                     | 9.95  | -    | 9.95             | -    | 9.95  | -    |      |                                                                       |  |
|                 |                          | 15                     | 14.95 | -    | 14.95            | -    | 14.95 | -    |      |                                                                       |  |
| V <sub>IL</sub> | Input voltage LOW        | 5                      | -     | 1.5  | -                | 1.5  | -     | 1.5  | V    | $V_0 = 0.5 \text{ V or } 4.5 \text{ V};  I_0  < 1 \ \mu\text{A}$      |  |
|                 | (buffered stages only)   | 10                     | -     | 3.0  | -                | 3.0  | -     | 3.0  |      | $V_{O} = 1.0 \text{ V or } 9.0 \text{ V; }  I_{O}  < 1 \ \mu\text{A}$ |  |
|                 |                          | 15                     | -     | 4.0  | -                | 4.0  | -     | 4.0  |      | $V_{\rm O}$ = 1.5 V or 13.5 V; $ I_{\rm O} $ < 1 $\mu$ A              |  |
| V <sub>IH</sub> | Input voltage HIGH       | 5                      | 3.5   | -    | 3.5              | -    | 3.5   | -    | V    | $V_{O} = 0.5 \text{ V or } 4.5 \text{ V};  I_{O}  < 1 \mu\text{A}$    |  |
|                 | (buffered stages only)   | 10                     | 7.0   | -    | 7.0              | -    | 7.0   | -    |      | $V_{O} = 1.0 \text{ V or } 9.0 \text{ V; }  I_{O}  < 1 \ \mu\text{A}$ |  |
|                 |                          | 15                     | 11.0  | _    | 11.0             | _    | 11.0  | -    |      | $V_0 = 1.5 \text{ V or } 13.5 \text{ V};  I_0  < 1 \mu\text{A}$       |  |

Family Specifications

January 1995

|                   | PARAMETER                               |                        | T <sub>amb</sub> (°C) |      |      |      |      |      |      |                                                                     |  |
|-------------------|-----------------------------------------|------------------------|-----------------------|------|------|------|------|------|------|---------------------------------------------------------------------|--|
| SYMBOL            |                                         | V <sub>DD</sub><br>(V) | -40                   |      | +25  |      | +85  |      | UNIT | CONDITIONS                                                          |  |
|                   |                                         |                        | MIN.                  | MAX. | MIN. | MAX. | MIN. | MAX. |      |                                                                     |  |
| V <sub>IL</sub>   | Input voltage LOW                       | 5                      | -                     | 1    | _    | 1    | -    | 1    | V    | $V_{O} = 0.5 \text{ V or } 4.5 \text{ V};  I_{O}  < 1 \mu\text{A}$  |  |
|                   | (unbuffered stages only)                | 10                     | -                     | 2    | _    | 2    | -    | 2    |      | $V_{O} = 1.0 \text{ V or } 9.0 \text{ V};  I_{O}  < 1 \mu\text{A}$  |  |
|                   |                                         | 15                     | -                     | 2.5  | -    | 2.5  | -    | 2.5  |      | $V_{O} = 1.5 \text{ V or } 13.5 \text{ V};  I_{O}  < 1 \mu\text{A}$ |  |
| V <sub>IH</sub>   | Input voltage HIGH                      | 5                      | 4                     | -    | 4    | -    | 4    | -    | V    | $V_{O} = 0.5 \text{ V or } 4.5 \text{ V};  I_{O}  < 1 \mu\text{A}$  |  |
|                   | (unbuffered stages only)                | 10                     | 8                     | -    | 8    | -    | 8    | -    |      | $V_{O} = 1.0 \text{ V or } 9.0 \text{ V};  I_{O}  < 1 \mu\text{A}$  |  |
|                   |                                         | 15                     | 12.5                  | -    | 12.5 | -    | 12.5 | -    |      | $V_{O} = 1.5 \text{ V or } 13.5 \text{ V};  I_{O}  < 1 \mu\text{A}$ |  |
| I <sub>OL</sub>   | Output (sink) current LOW               | 5                      | 0.52                  | -    | 0.44 | -    | 0.36 | -    | mA   | $V_0 = 0.4 \text{ V}; V_1 = 0 \text{ or } 5 \text{ V}$              |  |
|                   |                                         | 10                     | 1.3                   | -    | 1.1  | -    | 0.9  | -    |      | $V_0 = 0.5 \text{ V}; V_1 = 0 \text{ or } 10 \text{ V}$             |  |
|                   |                                         | 15                     | 3.6                   | -    | 3.0  | -    | 2.4  | -    |      | $V_0 = 1.5 \text{ V}; V_1 = 0 \text{ or } 15 \text{ V}$             |  |
| –I <sub>OH</sub>  | Output (source) current                 | 5                      | 0.52                  | -    | 0.44 | -    | 0.36 | -    | mA   | $V_0 = 4.6 \text{ V}; V_1 = 0 \text{ or } 5 \text{ V}$              |  |
|                   | HIGH                                    | 10                     | 1.3                   | -    | 1.1  | -    | 0.9  | -    |      | $V_0 = 9.5 \text{ V}; V_1 = 0 \text{ or } 10 \text{ V}$             |  |
|                   |                                         | 15                     | 3.6                   | -    | 3.0  | -    | 2.4  | -    |      | $V_0 = 13.5 \text{ V}; V_1 = 0 \text{ or } 15 \text{ V}$            |  |
| –I <sub>OH</sub>  | Output (source) current<br>HIGH         | 5                      | 1.7                   | -    | 1.4  | -    | 1.1  | -    | mA   | $V_0 = 2.5 V; V_1 = 0 \text{ or } 5 V$                              |  |
| $\pm I_{\rm IN}$  | Input leakage current                   | 15                     | -                     | 0.3  | _    | 0.3  | -    | 1.0  | μA   | V <sub>I</sub> = 0 or 15 V                                          |  |
| I <sub>OZH</sub>  | 3-state output leakage<br>current; HIGH | 15                     | -                     | 1.6  | -    | 1.6  | -    | 12.0 | μA   | output returned to V <sub>DD</sub>                                  |  |
| -I <sub>OZL</sub> | 3-state output leakage<br>current; LOW  | 15                     | -                     | 1.6  | -    | 1.6  | -    | 12.0 | μA   | output returned to V <sub>SS</sub>                                  |  |

4

### DC CHARACTERISTICS FOR HEC

 $V_{SS}$  = 0 V; for all devices unless otherwise specified.

|                 | PARAMETER                |                        |       |      | Tam   |      |       |      |    |                                                                    |  |
|-----------------|--------------------------|------------------------|-------|------|-------|------|-------|------|----|--------------------------------------------------------------------|--|
| SYMBOL          |                          | V <sub>DD</sub><br>(V) | -55   |      | +25   |      | +125  |      |    | CONDITIONS                                                         |  |
|                 |                          |                        | MIN.  | MAX. | MIN.  | MAX. | MIN.  | MAX. |    |                                                                    |  |
| I <sub>DD</sub> | Quiescent device current |                        | •     |      |       |      |       |      | •  |                                                                    |  |
|                 | gates                    | 5                      | -     | 0.25 | _     | 0.25 | -     | 7.5  | μA | all valid input combinations;                                      |  |
|                 |                          | 10                     | -     | 0.5  | -     | 0.5  | -     | 15.0 |    | $V_{I} = V_{SS}$ or $V_{DD}$ ; $I_{O} = 0$                         |  |
|                 |                          | 15                     | -     | 1.0  | _     | 1.0  | -     | 30.0 |    |                                                                    |  |
|                 | buffers, flip-flops      | 5                      | -     | 1.0  | _     | 1.0  | -     | 30   | μA |                                                                    |  |
|                 |                          | 10                     | -     | 2.0  | _     | 2.0  | -     | 60   |    |                                                                    |  |
|                 |                          | 15                     | _     | 4.0  | _     | 4.0  | _     | 120  |    |                                                                    |  |
|                 | MSI                      | 5                      | -     | 5.0  | _     | 5.0  | -     | 150  | μA |                                                                    |  |
|                 |                          | 10                     | -     | 10.0 | -     | 10.0 | -     | 300  |    |                                                                    |  |
|                 |                          | 15                     | -     | 20.0 | _     | 20.0 | -     | 600  |    |                                                                    |  |
|                 | LSI                      | 5                      | -     | 15   | _     | 15   | -     | 375  | μA |                                                                    |  |
|                 |                          | 10                     | -     | 25   | _     | 25   | -     | 750  |    |                                                                    |  |
|                 |                          | 15                     | -     | 50   | _     | 50   | -     | 1500 |    |                                                                    |  |
| V <sub>OL</sub> | Output voltage LOW       | 5                      | -     | 0.05 | -     | 0.05 | -     | 0.05 | V  | $V_{I} = V_{SS} \text{ or } V_{DD};  I_{O}  < 1 \ \mu A$           |  |
|                 |                          | 10                     | -     | 0.05 | -     | 0.05 | -     | 0.05 |    |                                                                    |  |
|                 |                          | 15                     | -     | 0.05 | -     | 0.05 | -     | 0.05 |    |                                                                    |  |
| V <sub>OH</sub> | Output voltage HIGH      | 5                      | 4.95  | -    | 4.95  | -    | 4.95  | -    | V  | $V_{I} = V_{SS} \text{ or } V_{DD};  I_{O}  < 1 \ \mu A$           |  |
|                 |                          | 10                     | 9.95  | -    | 9.95  | -    | 9.95  | -    |    |                                                                    |  |
|                 |                          | 15                     | 14.95 | -    | 14.95 | -    | 14.95 | -    |    |                                                                    |  |
| V <sub>IL</sub> | Input voltage LOW        | 5                      | -     | 1.5  | -     | 1.5  | -     | 1.5  | V  | $V_{O} = 0.5 \text{ V or } 4.5 \text{ V};  I_{O}  < 1 \mu\text{A}$ |  |
|                 | (buffered stages only)   | 10                     | -     | 3.0  | -     | 3.0  | -     | 3.0  |    | $V_{O}$ = 1.0 V or 9.0 V; $ I_{O} $ < 1 $\mu$ A                    |  |
|                 |                          | 15                     | -     | 4.0  | -     | 4.0  | -     | 4.0  |    | $V_{\rm O}$ = 1.5 V or 13.5 V; $ I_{\rm O} $ < 1 $\mu$             |  |
| V <sub>IH</sub> | Input voltage HIGH       | 5                      | 3.5   | -    | 3.5   | -    | 3.5   | -    | V  | $V_{O}$ = 0.5 V or 4.5 V; $ I_{O} $ < 1 $\mu$ A                    |  |
|                 | (buffered stages only)   | 10                     | 7.0   | -    | 7.0   | -    | 7.0   | -    |    | $V_{O}$ = 1.0 V or 9.0 V; $ I_{O} $ < 1 $\mu$ A                    |  |
|                 |                          | 15                     | 11.0  | -    | 11.0  | -    | 11.0  | _    |    | $V_0 = 1.5$ V or 13.5 V; $ I_0  < 1 \mu$                           |  |

# Philips Semiconductors

Family Specifications

СI

January 1995

|                   | PARAMETER                               |                        | T <sub>amb</sub> (°C) |      |      |      |      |      |    |                                                                     |  |
|-------------------|-----------------------------------------|------------------------|-----------------------|------|------|------|------|------|----|---------------------------------------------------------------------|--|
| SYMBOL            |                                         | V <sub>DD</sub><br>(V) | -55                   |      | +25  |      | +125 |      |    | CONDITIONS                                                          |  |
|                   |                                         |                        | MIN.                  | MAX. | MIN. | MAX. | MIN. | MAX. | 1  |                                                                     |  |
| V <sub>IL</sub>   | Input voltage LOW                       | 5                      | -                     | 1    | -    | 1    | _    | 1    | V  | $V_{O} = 0.5 \text{ V or } 4.5 \text{ V};  I_{O}  < 1 \mu\text{A}$  |  |
|                   | (unbuffered stages only)                | 10                     | -                     | 2    | -    | 2    | -    | 2    |    | $V_{O} = 1.0 \text{ V or } 9.0 \text{ V};  I_{O}  < 1 \mu\text{A}$  |  |
|                   |                                         | 15                     | -                     | 2.5  | -    | 2.5  | -    | 2.5  |    | $V_{O} = 1.5 \text{ V or } 13.5 \text{ V};  I_{O}  < 1 \mu\text{A}$ |  |
| V <sub>IH</sub>   | Input voltage HIGH                      | 5                      | 4                     | -    | 4    | -    | 4    | -    | V  | $V_{O} = 0.5 \text{ V or } 4.5 \text{ V};  I_{O}  < 1 \mu\text{A}$  |  |
|                   | (unbuffered stages only)                | 10                     | 8                     | -    | 8    | -    | 8    | _    |    | $V_{O} = 1.0 \text{ V or } 9.0 \text{ V};  I_{O}  < 1 \mu\text{A}$  |  |
|                   |                                         | 15                     | 12.5                  | -    | 12.5 | -    | 12.5 | -    |    | $V_{O} = 1.5 \text{ V or } 13.5 \text{ V};  I_{O}  < 1 \mu\text{A}$ |  |
| I <sub>OL</sub>   | Output (sink) current LOW               | 5                      | 0.64                  | -    | 0.5  | -    | 0.36 | -    | mA | $V_0 = 0.4 \text{ V}; V_1 = 0 \text{ or } 5 \text{ V}$              |  |
|                   |                                         | 10                     | 1.6                   | -    | 1.3  | -    | 0.9  | -    |    | $V_0 = 0.5 \text{ V}; V_1 = 0 \text{ or } 10 \text{ V}$             |  |
|                   |                                         | 15                     | 4.2                   | -    | 3.4  | -    | 2.4  | -    |    | $V_0 = 1.5 \text{ V}; V_1 = 0 \text{ or } 15 \text{ V}$             |  |
| –I <sub>OH</sub>  | Output (source) current                 | 5                      | 0.64                  | -    | 0.5  | -    | 0.36 | -    | mA | $V_0 = 4.6 \text{ V}; V_1 = 0 \text{ or } 5 \text{ V}$              |  |
|                   | HIGH                                    | 10                     | 1.6                   | -    | 1.3  | -    | 0.9  | -    |    | $V_0 = 9.5 \text{ V}; V_1 = 0 \text{ or } 10 \text{ V}$             |  |
|                   |                                         | 15                     | 4.2                   | -    | 3.4  | -    | 2.4  | -    |    | $V_0 = 13.5 \text{ V}; V_1 = 0 \text{ or } 15 \text{ V}$            |  |
| −I <sub>OH</sub>  | Output (source) current<br>HIGH         | 5                      | 1.7                   | -    | 1.4  | -    | 1.1  | -    | mA | $V_0 = 2.5 \text{ V}; V_1 = 0 \text{ or } 5 \text{ V}$              |  |
| $\pm I_{\rm IN}$  | Input leakage current                   | 15                     | -                     | 0.1  | -    | 0.1  | _    | 1.0  | μA | V <sub>I</sub> = 0 or 15 V                                          |  |
| I <sub>OZH</sub>  | 3-state output leakage<br>current; HIGH | 15                     | -                     | 0.4  | -    | 0.4  | -    | 12.0 | μA | output returned to V <sub>DD</sub>                                  |  |
| -I <sub>OZL</sub> | 3-state output leakage current; LOW     | 15                     | -                     | 0.4  | -    | 0.4  | -    | 12.0 | μA | output returned to V <sub>SS</sub>                                  |  |

ი





Note: temperature coefficient: -0.4%/°C

### AC CHARACTERISTICS

### Clock input rise and fall times (tr, tf)

The upper limits on  $t_r$  and  $t_f$  vary widely from device to device and with supply voltage. Unless otherwise specified in the individual data sheets it is recommended that input rise and fall times be less than 15 µs for  $V_{DD} = 5$  V; 4 µs for  $V_{DD} = 10$  V; 1 µs for  $V_{DD} = 15$  V.

### Output transition times (t<sub>TLH</sub>, t<sub>THL</sub>)

 $V_{SS}$  = 0;  $T_{amb}$  = 25 °C;  $C_L$  = 50 pF; input transition times  $\leq$  20 ns.

| SYMBOL           | PARAMETER               | V <sub>DD</sub><br>(V) | MIN. | TYP. | MAX. | UNIT | TYPICAL EXTRAPOLATION<br>FORMULA   |
|------------------|-------------------------|------------------------|------|------|------|------|------------------------------------|
|                  | output transition times |                        |      |      |      |      |                                    |
| t <sub>THL</sub> | HIGH to LOW             | 5                      |      | 60   | 120  | ns   | 10 ns + (1.0 ns/pF) C <sub>L</sub> |
|                  |                         | 10                     |      | 30   | 60   | ns   | 9 ns + (0.42 ns/pF) C <sub>L</sub> |
|                  |                         | 15                     |      | 20   | 40   | ns   | 6 ns + (0.28 ns/pF) C <sub>L</sub> |
| t <sub>TLH</sub> | LOW to HIGH             | 5                      |      | 60   | 120  | ns   | 10 ns + (1.0 ns/pF) C <sub>L</sub> |
|                  |                         | 10                     |      | 30   | 60   | ns   | 9 ns + (0.42 ns/pF) C <sub>L</sub> |
|                  |                         | 15                     |      | 20   | 40   | ns   | 6 ns + (0.28 ns/pF) C <sub>L</sub> |

### Temperature coefficient (typical values)

| Propagation delays      | +0.35%/°C |
|-------------------------|-----------|
| Output transition times | +0.35%/°C |

### Input capacitance (digital inputs)

Maximum input capacitance  $C_I = 7.5 \text{ pF}$ 





Fig.9 Test circuit of 3-state output ICs.

# DEFINITIONS OF SYMBOLS AND TERMS USED IN DATA SHEETS

### Currents

Positive current is defined as conventional current flow into a device.

Negative current is defined as conventional current flow out of a device.

- $I_{IN}$  Input current; the current flowing into a device at specified input voltage and  $V_{DD}$ .
- $I_{OH} \qquad \mbox{Output current HIGH; the drive current flowing} \\ \mbox{out of a device at specified HIGH output voltage} \\ \mbox{and } V_{DD}. \end{cases}$
- I<sub>OL</sub> Output current LOW; the drive current flowing into a device at specified LOW output voltage and V<sub>DD</sub>.
- $I_{DD} \qquad \mbox{Quiescent power supply current; the current} \\ flowing into the V_{DD} lead at specified input and V_{DD} conditions.$
- $I_{OZ} \qquad \mbox{Output OFF current; the leakage current} \\ \mbox{flowing into or out of the output of a 3-state} \\ \mbox{device in the OFF state when the output is} \\ \mbox{connected to } V_{DD} \mbox{ or } V_{SS}. \end{cases}$
- $I_{IL} \qquad \mbox{Input current LOW; the current flowing into a} \\ \mbox{device at a specified LOW level input voltage} \\ \mbox{and a specified } V_{DD}. \end{cases}$
- I<sub>IH</sub> Input current HIGH; the current flowing into a device at a specified HIGH level input voltage and a specified V<sub>DD</sub>.
- $I_{DDL} \qquad \mbox{Quiescent power supply current LOW; the} \\ \mbox{current flowing into the } V_{DD} \mbox{ lead with a} \\ \mbox{specified LOW level input voltage on all inputs} \\ \mbox{and specified } V_{DD} \mbox{ conditions.} \end{cases}$
- $I_{DDH} \qquad \mbox{Quiescent power supply current HIGH; the} \\ \mbox{current flowing into the } V_{DD} \mbox{ lead with a} \\ \mbox{specified HIGH level input voltage on all inputs} \\ \mbox{and specified } V_{DD} \mbox{ conditions.} \end{cases}$
- $I_Z \qquad \mbox{OFF state leakage current; the leakage current} flowing into the output of a 3-state device in the OFF state at a specified output voltage and $V_{DD}$.$

### Voltages

All voltages are referenced to  $V_{SS}$ , which is the most negative potential applied to the device.

- V<sub>DD</sub> Supply voltage; the most positive potential on the device.
- V<sub>SS</sub> Supply voltage; for a device with a single negative power supply, the most negative power supply, used as the reference level for other voltages; typically ground.
- V<sub>EE</sub> Supply voltage; one of two (V<sub>SS</sub> and V<sub>EE</sub>) negative power supplies. For a device with dual negative power supply, the most negative power supply as a reference level for other voltages.
- V<sub>IH</sub> Input voltage HIGH; the range of input voltages that represents a logic HIGH level in the system.
- V<sub>IL</sub> Input voltage LOW; the range of input voltages that represents a logic LOW level in the system.
- V<sub>OH</sub> Output voltage HIGH; the range of voltages at an output terminal with a specified output loading and supply voltage. Device inputs are conditioned to establish a HIGH level at the output.
- V<sub>OL</sub> Output voltage LOW; the range of voltages at an output terminal with a specified output loading and supply voltage. Device inputs are conditioned to establish a LOW level at the output.
- V<sub>P</sub> Trigger threshold voltage; positive-going signal.
- V<sub>N</sub> Trigger threshold voltage; negative-going signal.

### Analogue terms

- R<sub>ON</sub> ON resistance; the effective ON state resistance of an analogue transmission gate, at specified input voltage, output load and V<sub>DD</sub>.
- $\begin{array}{lll} \Delta R_{ON} & \Delta ON \mbox{ resistance; the difference in effective ON} & resistance between any two transmission gates of an analogue device at specified input voltage, output load and V_{DD}. \end{array}$

### AC switching parameters

- f<sub>i</sub> Input frequency; for combinatorial logic devices the maximum number of inputs and outputs switching in accordance with the device truth table. For sequential logic devices the clock frequency using alternate HIGH and LOW for data input or using the toggle mode, whichever is applicable.
- f<sub>o</sub> Output frequency; each output.
- $\begin{array}{ll} f_{max} & \mbox{Clock frequency; clock input waveform should} \\ have a 50\% \mbox{ duty cycle and be such as to cause} \\ the outputs to be switching from 10\% V_{DD} to \\ 90\% V_{DD} \mbox{ in accordance with the device truth} \\ table. \end{array}$
- $t_r,\,t_f$   $\quad$  Clock input rise and fall times; 10% and 90% value.
- t<sub>PLH</sub> Propagation delay time; the time between the specified reference points, normally the 50% points on the input and output waveforms, with the output changing from the defined LOW level to the defined HIGH level.
- t<sub>PHL</sub> Propagation delay time; the time between the specified reference points, normally the 50% points on the input and output waveforms, with the output changing from the defined HIGH level to the defined LOW level.
- t<sub>TLH</sub> Transition time, LOW-to-HIGH; the time between two specified reference points on a waveform, normally 10% and 90% points, that is changing from LOW to HIGH.
- t<sub>THL</sub> Transition time, HIGH-to-LOW; the time between two specified reference points on a waveform, normally 90% and 10% points, that is changing from HIGH to LOW.
- t<sub>W</sub> Pulse width; the time between the 50% amplitude points on the leading and trailing edges of a pulse.
- thold time; the interval immediately following the active transition of the timing pulse (usually the clock pulse) or following the transition of the control input to its latching level, during which interval the data to be recognized must be maintained at the input to ensure their continued recognition. A negative hold time indicates that the correct logic level may be released prior to the timing pulse and still be recognized.

- t<sub>su</sub> Set-up time; the interval immediately preceding the active transition of the timing pulse (usually the clock pulse) or preceding the transition of the control input to its latching level, during which interval the data to be recognized must be maintained at the input to ensure their recognition. A negative set-up time indicates that the correct logic level may be initiated sometime after the active transition of the timing pulse and still be recognized.
- $t_{PHZ} \quad \mbox{3-state output disable time, HIGH to Z; the time between the specified reference points, normally the 50% point on the output enable input voltage waveform and a point representing a 0.1 V_{OH} drop on the output voltage waveform of a 3-state device, with the output changing from the output HIGH level (V_{OH}) to a high impedance OFF-state.$
- $t_{\text{PZH}} \quad \begin{array}{l} \text{3-state output enable time, Z to HIGH; the time} \\ \text{between the specified reference points, normally} \\ \text{the 50\% point on the output enable input voltage} \\ \text{waveform and a point representing a 0.1 V}_{\text{OH}} \text{ rise} \\ \text{on the output voltage waveform of a 3-state} \\ \text{device, with the output changing from a high} \\ \text{impedance OFF-state to the output HIGH level} \\ (V_{\text{OH}}). \end{array}$
- t<sub>R</sub> Recovery time; the time between the end of an overriding asynchronous input, typically a clear or reset input, and the earliest permissible beginning of a synchronous control input, typically a clock input, normally measured at 50% points on both input voltage waveforms.